| EE 330    | Name |
|-----------|------|
| Exam 1    |      |
| Fall 2020 |      |

Instructions: There are 10 questions and 5 problems. The points allocated to each question and each problem are as indicated. Please solve problems in the space provided on this exam, on separate sheets of white paper, or on a tablet pc. When finished, scan or image and upload as a .pdf file on Canvas. Exams are due by 1:00 p.m.

If parameters of semiconductor processes are needed beyond what is given in a specific problem or question, assume a CMOS process is available with the following key process parameters;  $\mu_n C_{OX} = 100 \mu A/V^2$ ,  $\mu_p C_{OX} = \mu_n C_{OX}/3$ ,  $V_{TNO} = 0.5 V$ ,  $V_{TPO} = -0.5 V$ ,  $C_{OX} = 8 f F/\mu^2$ ,  $\lambda = 0$ . If reference to a diode is made, assume the process parameter  $J_S = 10^{-17} A/\mu^2$ . The ratio of Boltzmann's constant to the charge of an electron is  $k/q = 8.61 E-5 \ V/K$ . If any other process parameters for MOS devices are needed, use the process parameters associated with the process described on the attachment to this exam. Specify clearly what process parameters you are using in any solution requiring process parameters

## Short Answer Questions

- 1. (2pts) Give one element that is used for doping silicon to form an n-type region?
- 2. (2pts) If the average salary per employee in the semiconductor industry is \$500,000, approximately how many employees are there worldwide in the semiconductor industry?
- 3. (2pts) If a microprocessor is operating with a 1.5V supply and is dissipating 100W, what is the current drawn from the 1.5V power supply?
- 4. (2pts) Though high yields are common in the semiconductor industry, it would be highly unlikely to expect a 99.9999% yield. What is the major reason that such a high yield should not be required?
- 5. (2pts) When laying out transistors, a "dogbone" contact is often used to make contact to the gate. Why is the dogbone contact used?

| 6. | (2 pts) What is one of the major advantages of Pass Transistor Logic?                                                                                                                                                                                                                               |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7. | (2pts) What is one of the major limitations of pass transistor logic?                                                                                                                                                                                                                               |
| 8. | (2pts) Why are all contacts typically of the same size in a CMOS process?                                                                                                                                                                                                                           |
| 9. | (2pts) If the gate dielectric for an n-channel transistor is made of SiO <sub>2</sub> and it is 50 Angstroms thick, about how many layers of SiO <sub>2</sub> molecules will be stacked on top of each other to form this gate dielectric?                                                          |
| no | . (2pts) The term MOS Transistor has been used for several decades to describe the nsistors we have to work with in a standard CMOS process. But the acronym "MOS" is longer descriptive of the structure of these transistors. What part of this acronym is no neger descriptive of these devices? |
|    |                                                                                                                                                                                                                                                                                                     |

Problem 1(16 pts) If a die has an area of 1.5cm<sup>2</sup> in a process where 8" wafers cost \$1500, determine the cost per good die if the defect density is 1.5/cm<sup>2</sup>.

Problem 2 (16 pts)) Consider the following circuit.

- a) Determine the current  $I_1$  if  $V_{IN}=5V$
- b) Obtain an expression for and plot  $V_{OUT}(t)$  for 0 < t < 2 sec if  $V_{IN}(t) = -40 + 40t$



Problem 3 (16 pts) The layout of a simple circuit is shown. For the purpose of being able to show sufficient detail on this exam, the layout is not to scale but the critical dimensions are indicated.

- a) Give a schematic of this circuit.
- b) If node C is grounded, determine  $t_{LH}$  on node B if a step input is applied to node A. Accuracy of  $\pm 30\%$  is good enough.



**Problem 4** (16 pts) Consider a 5K resistor that is made by the parallel combination of two resistors. One of the resistors, designated as  $R_1$ , is made from n doped polysilicon with a TCR of -600 ppm/°C and a sheet resistance of  $100~\Omega/\Box$  and the other, designated as  $R_2$ , is made of a p-doped silicon with a TCR of 1000~ppm/°C and a sheet resistance of  $40\Omega/\Box$ . Assume both are of the same physical dimensions with an effective length of L and width of  $W=1\mu m$ .

- a) Determine L for the resistors
- b) Determine  $R_1$  and  $R_2$
- c) Determine the TCR of the parallel combination

Problem 5 (16 pts) Consider the CMOS Inverter shown below with minimum-sized transistors designed in the ON  $0.5\mu m$  CMOS process where  $V_{DD}=3V$ . When the switch-level model is used with the series resistors in the drain, it is usually assumed that either the n-channel or the p-channel switch is closed and the other is open. Assume that for some intermediate input voltage at the A input, both switches are closed but the resistance remains at the same value that is used in the model.

- a) Determine the output voltage if both switches are closed
- b) If a circuit has 10 million minimum-sized inverters, what would the power dissipation be if all of were stuck in the state where both switches are closed?



## MOSIS WAFER ACCEPTANCE TESTS

RUN: T6AU VENDOR: AMIS
TECHNOLOGY: SCN05 FEATURE SIZE: 0.5µm

Run type: SKD

INTRODUCTION: This report contains the lot average results obtained by MOSIS from measurements of MOSIS test structures on each wafer of this fabrication lot.

| TRANSISTOR                             | PARAMETERS | W/L      | N-CHANNEL                     | P-CHANNEL                       | UNITS                         |
|----------------------------------------|------------|----------|-------------------------------|---------------------------------|-------------------------------|
| MINIMUM<br>Vth                         |            | 3.0/0.6  | 0.79                          | -0.92                           | volts                         |
| SHORT<br>Idss<br>Vth<br>Vpt            |            | 20.0/0.6 | 446<br>0.68<br>10.0           | -239<br>-0.90<br>-10.0          | uA/um<br>volts<br>volts       |
| WIDE<br>Ids0                           |            | 20.0/0.6 | < 2.5                         | < 2.5                           | pA/um                         |
| LARGE<br>Vth<br>Vjbkd<br>Ijlk<br>Gamma |            | 50/50    | 0.68<br>10.9<br><50.0<br>0.48 | -0.95<br>-11.6<br><50.0<br>0.58 | volts<br>volts<br>pA<br>V^0.5 |
| K' (Uo*Cox<br>Low-field                |            |          | 56.4<br>463.87                | -18.2<br>149.69                 | uA/V^2<br>cm^2/V*s            |

COMMENTS: Poly bias varies with design technology. To account for mask bias use the appropriate value for the parameter XL in your SPICE model card.

|                        | Design Te    | echnology                      | XL (um             | n) XW          |       |
|------------------------|--------------|--------------------------------|--------------------|----------------|-------|
| (um)                   |              |                                |                    |                |       |
|                        | _            | BM (lambda=0.30<br>ambda=0.35) | 0.10               | 0.00<br>0.20   |       |
| FOX TRANSISTORS<br>Vth | GATE<br>Poly | N+ACTIVE<br>>15.0              | P+ACTIVE<br><-15.0 | UNITS<br>volts |       |
| PROCESS PARAMETERS     | N+ P+        | POLY PLY2_HR                   | POLY2              | M1 M2          | UNITS |

| Sheet Resistance   | 83.5    | 105.3 | 23.5 | 999 | 44.2 | 0.09 | 0.10 | ohms/sq  |
|--------------------|---------|-------|------|-----|------|------|------|----------|
| Contact Resistance | 64.9    | 149.7 | 17.3 |     | 29.2 |      | 0.97 | ohms     |
| Gate Oxide Thickne | ess 142 |       |      |     |      |      |      | angstrom |
| DDOCEGG DADAMETEDG |         |       |      |     | NI W | IINT |      |          |

PROCESS PARAMETERS M3 N\PLY N\_W UNITS Sheet Resistance 0.05 824 816 ohms/sq Contact Resistance 0.79 ohms

COMMENTS: N\POLY is N-well under polysilicon.

| CAPACITANCE PARAMETERS | N+  | P+  | POLY                                          | POLY2  | M1    | M2     | МЗ | N W | UNITS   |
|------------------------|-----|-----|-----------------------------------------------|--------|-------|--------|----|-----|---------|
| Area (substrate)       | 425 | 731 | 84                                            |        | 27    | 12     | 7  |     | aF/um^2 |
| Area (N+active)        |     |     | 2434                                          |        | 35    | 16     | 11 |     | aF/um^2 |
| Area (P+active)        |     |     | 2335                                          |        |       |        |    |     | aF/um^2 |
| Area (poly)            |     |     |                                               | 938    | 56    | 15     | 9  |     | aF/um^2 |
| Area (poly2)           |     |     |                                               |        | 49    |        |    |     | aF/um^2 |
| Area (metal1)          |     |     |                                               |        |       | 31     | 13 |     | aF/um^2 |
| Area (metal2)          |     |     |                                               |        |       |        | 35 |     | aF/um^2 |
| Fringe (substrate)     | 344 | 238 |                                               |        | 49    | 33     | 23 |     | aF/um   |
| Fringe (poly)          |     |     |                                               |        | 59    | 38     | 28 |     | aF/um   |
| Fringe (metal1)        |     |     |                                               |        |       | 51     | 34 |     | aF/um   |
| Fringe (metal2)        |     |     |                                               |        |       |        | 52 |     | aF/um   |
| Overlap (N+active)     |     |     | 232                                           |        |       |        |    |     | aF/um   |
| Overlap (P+active)     |     |     | 312                                           |        |       |        |    |     | aF/um   |
|                        |     |     |                                               |        |       |        |    |     |         |
| CIRCUIT PARAMETERS     |     |     |                                               |        | UNITS | 5      |    |     |         |
| Inverters              |     | K   |                                               |        |       |        |    |     |         |
| Vinv                   |     | 1.0 | )                                             | 2.02   | volts | 3      |    |     |         |
| Vinv                   |     | 1.5 | <u>,                                     </u> | 2.28   | volts | 5      |    |     |         |
| Vol (100 uA)           |     | 2.0 | )                                             | 0.13   | volts | 5      |    |     |         |
| Voh (100 uA)           |     | 2.0 |                                               | 4.85   | volts | 3      |    |     |         |
| Vinv                   |     | 2.0 |                                               | 2.46   | volts | 3      |    |     |         |
| Gain                   |     | 2.0 | )                                             | -19.72 |       |        |    |     |         |
| Ring Oscillator Freq.  |     |     |                                               |        |       |        |    |     |         |
| DIV256 (31-stg,5.0V)   |     |     |                                               | 95.31  | MHz   |        |    |     |         |
| D256_WIDE (31-stg,5.0  | OV) |     |                                               | 147.94 | MHz   |        |    |     |         |
| Ring Oscillator Power  |     |     |                                               |        |       |        |    |     |         |
| DIV256 (31-stg,5.0V)   |     |     |                                               | 0.49   | uW/MH | _      |    |     |         |
| D256_WIDE (31-stg,5.0  | OV) |     |                                               | 1.01   | uW/MH | Iz/gat | te |     |         |
| _                      |     |     |                                               |        |       | _      |    |     |         |